Copyright

by

Seung-Jin Yoo

1997

### **Modeling and Fabrication of Micromachined Inductors**

by

Seung-Jin Yoo, B. E.

#### **Thesis**

Presented to the Faculty of the Graduate School of

The University of Texas at Austin

in Partial Fulfillment

of the Requirements

for the Degree of

**Master of Science in Engineering** 

The University of Texas at Austin
August 1997

## **Modeling and Fabrication of Micromachined Inductors**

Approved by Supervising Committee: Dean P. Neikirk, Supervisor

Jack C. Lee

## **Dedication**

This thesis is dedicated to my wife, Hee-sun Han and My parents, Tae-Rho Yoo and Kyu-Ja Han.

#### Acknowledgments

I would like to thank my advisor, Professor Dean P. Neikirk, for giving me the opportunity to pursue this study under his guidance. Especially, without his insights and patience during this research, it is impossible to for me to finish this work. The author also appreciates the assistance of Professor Jack Lee, the second reader of this thesis. I am also deeply indebted to Robert J. Friar for measuring the devices in chapter 3. A special word of thanks goes to Dr. Jaeheon Han and Olin Hartin for their friendly help and advises. I would like to thank the rest of Team Neikirk for their friendship and valuable discussion. I wish to thanks Kendra Kay Friar for her editing this thesis.

I would like to thank my wife, Hee-sun Han, and my daughter, Jin-hee Yoo. They provides me a happy and comfort family during the study. I also thank my parents for their endless support, love and belief on me.

**Abstract** 

Modeling and Fabrication of Micromachined Inductors

Seung-Jin Yoo, M. S. E

The University of Texas at Austin, 1997

Supervisor: Dean P. Neikirk

In this work, micromachining technology is adopted to enhance the

performance of planar inductors. Good inductors frequently require two main

factors: high self resonant frequencies and high quality factors. By removing the

entire silicon substrate underneath an integrated inductor, the effect of parasitic

capacitance and resistive loss due to substrate conductivity can be removed,

dramatically improving performance at high frequency (RF and Microwave

regime).

A model of an inductor on silicon is presented to explain the effect of

frequency and substrate conductivity on inductor performance. Removing the

substrate for enhancing inductor performance is justified by the proposed model

and experimental investigation.

Various fabrication issues and techniques for the micromachined inductor

are studied as well.

vi

### **Table of Contents**

| List of Tables                                                             | ix |
|----------------------------------------------------------------------------|----|
| List of Figures                                                            | xi |
| Chapter 1 Introduction                                                     | 1  |
| Chapter 2 Review of a Planar Inductor on Silicon                           | 4  |
| 2.1 Silicon Monolithic Inductor Model                                      | 4  |
| 2.1.1 Modeling of Inductance (L)                                           | 6  |
| 2.1.2 Modeling of Resistance in Coil (R <sub>s</sub> )                     | 11 |
| 2.1.3 Modeling of $R_{si}$ , $C_{ox}$ , and $C_{si}$                       | 12 |
| 2.1.4 Modeling $C_o$ and Other Parameters                                  | 13 |
| 2.1.5 Modeling of Quality Factor, Q                                        | 14 |
| 2.2 The Effect of Layout Geometry, Metal Thickness, and Substrate Property | 15 |
| 2.2.1 The Effect of Layout Geometry                                        | 15 |
| 2.2.2 The Effect of Metal Thickness                                        | 16 |
| 2.2.3 The Effect of Changing the Substrate Property                        | 16 |
| 2.3 Discussion                                                             | 17 |
| 2.4 Summary                                                                | 18 |
| Chapter 3 Silicon Monolithic Inductor Modeling and Measurement             | 19 |
| 3.1 Introduction                                                           | 19 |
| 3.2 Silicon Monolithic Inductor Model                                      | 19 |
| 3.2.1 Review of Emer's Quasi-Static Model                                  | 20 |
| 3.2.2 Inductor Modeling on Silicon Substrate                               | 24 |
| 3.3 Model Validation                                                       | 28 |
| 3.4 Result of Measurement On the Inductor and Discussion                   | 34 |
| 3.5 Discussion                                                             | 36 |

| 3.5 Summary                                     | 37 |
|-------------------------------------------------|----|
| Chapter 4 Fabrication of Micromachined Inductor | 39 |
| 4.1 Process for Planar Membrane                 | 39 |
| 4.2 Process for Inductor Fabrication            | 43 |
| 4.2.1 Metal Wet Etching Process                 | 44 |
| 4.2.2 Polyimide Metal Lift Off Process          | 48 |
| 4.3 Summary                                     | 52 |
| Chapter 5 Conclusion and Summary                | 53 |
| Bibliography                                    | 55 |
| Vita                                            | 58 |

### **List of Tables**

| Table 2.1: | Number of turns versus the peak Q factor for a Constant              |
|------------|----------------------------------------------------------------------|
|            | Inductance 5nH (W = 10 $\mu$ m, S = 1.5 $\mu$ m)                     |
| Table 3.1: | The comparison of $R_{metal}$ and $R_{sub}$ between the measured and |
|            | predicted impedance at 100 MHz32                                     |

# **List of Figures**

| Figure 2.1: | Typical silicon monolithic inductor model                                                             | 5 |
|-------------|-------------------------------------------------------------------------------------------------------|---|
| Figure 2.2: | A schematic explanation of Greenhouse's model                                                         | 7 |
| Figure 2.3: | Calculation of the mutual inductance between two segments of                                          |   |
|             | different lengths                                                                                     | 9 |
| Figure 2.4: | A reflected image in the ground plane produced by inductor10                                          | 0 |
| Figure 3.1: | Cross section of a microstrip over a silicon substrate2                                               | 1 |
| Figure 3.2: | Circuit model for a microstrip line on an insulating layer on a                                       |   |
|             | silicon substrate with ground plane on the back                                                       | 3 |
| Figure 3.3: | Circuit model for silicon monolithic inductor.                                                        | 5 |
| Figure 3.4: | A one turn spiral inductor fabricated on the three different                                          |   |
|             | substrate                                                                                             | 9 |
| Figure 3.5: | The comparison between the measured impedance on three                                                |   |
|             | different substrate                                                                                   | 1 |
| Figure 3.6: | The comparison between measured and predicted impedance for                                           |   |
|             | a one turn coil on a silicon substrate with resistivity of 0.005                                      |   |
|             | ohm-cm. 3                                                                                             | 3 |
| Figure 3.7: | The measured impedance of different inductors on glass, a                                             |   |
|             | micromachined membrane, a 15 ohm-cm substrate, and a 0.005                                            |   |
|             | ohm-cm substrate                                                                                      | 5 |
| Figure 4.1: | Schematic view of fabrication procedure of planar membrane4                                           | 1 |
| Figure 4.2: | Cross section of an anisotropically etched (100) silicon substrate                                    |   |
|             | with Si <sub>3</sub> N <sub>4</sub> -SiO <sub>2</sub> -Si <sub>3</sub> N <sub>4</sub> membrane layers | 2 |

| Figure 4.3: | The micromachined inductor on a membrane made by metal wet         |    |
|-------------|--------------------------------------------------------------------|----|
|             | etching process                                                    | 47 |
| Figure 4.4: | Sequence of polyimide metal lift off process                       | 49 |
| Figure 4.5: | Resist pattern caused by developing for polyimide lift off process | 51 |